DocumentCode :
131361
Title :
Subsampling techniques applied to 60 GHz wireless receivers in 28 nm CMOS
Author :
Grave, Baptiste ; Frappe, Antoine ; Kaiser, Alexander
Author_Institution :
IEMN - ISEN, Lille, France
fYear :
2014
fDate :
22-25 June 2014
Firstpage :
365
Lastpage :
368
Abstract :
This paper presents the architecture, the implementation details and the measurement results of an IF to DC subsampler for 60 GHz applications. The proposed subsampler performs downconversion, IQ demodulation and out-of-band filtering within a unique operation. An 802.11ad (WiGig) channel at a fixed 21.12 GHz IF frequency is subsampled using a 7.04 GHz clock. The 1.76 GS/s analog to digital conversion is directly performed in baseband after FIR filtering and decimation. The charge domain subsampler and FIR filter provide additional immunity to perturbations at no extra hardware cost. Digitally controlled delay lines set the phase of the sampling clock to reach the best sampling instant. In conclusion, subsampling-based back-ends can be promising candidates for low power, low cost and digitally synchonized receiver architectures.
Keywords :
CMOS integrated circuits; FIR filters; analogue-digital conversion; delay lines; demodulation; field effect MIMIC; millimetre wave receivers; telecommunication standards; wireless LAN; CMOS technology; FIR filtering; IEEE 802.11ad; IF to DC charge domain quadrature subsampler; IQ demodulation; analog-to-digital conversion; digitally controlled delay lines; frequency 21.12 GHz; frequency 60 GHz; frequency 7.04 GHz; out-of-band filtering; size 28 nm; wireless receivers; Binary phase shift keying; Bit error rate; Clocks; Computer architecture; Delays; Receivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2014 IEEE 12th International
Conference_Location :
Trois-Rivieres, QC
Type :
conf
DOI :
10.1109/NEWCAS.2014.6934058
Filename :
6934058
Link To Document :
بازگشت