Title :
Electrical Degradation and Recovery of Low-Temperature Polycrystalline-Silicon Thin-Film Transistors With Various Metal Gate Patterns
Author :
Chang, Jiun-Jye ; Chang-Liao, Kuei-Shu ; Li, Chen-Chien
Author_Institution :
Dept. of Eng. & Syst. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
The plasma process-induced damage (PPID) of low-temperature polycrystalline-silicon (LTPS) thin-film transistors (TFTs) (LTPS TFTs) during metal gate manufacturing is studied in this work. Different metal gate architecture configurations were designed to reduce metal line resistance, optimize TFT driving ability, and suppress TFT leakage current by increasing metal gate thickness, modifying the TFT channel width/length, and adopting dual-gate TFT structure, respectively. Experimental results indicate the relationship of the degradation and reliability of TFT with different metal gate designs after positive-bias-temperature-instability stressing. Recovery effects against process damages are also demonstrated by post-etch treatments and gate dielectric modification. The trap-state densities are measured to investigate the PPID effects due to metal gate patterning and the passivation effects after different treatments.
Keywords :
elemental semiconductors; etching; leakage currents; passivation; plasma materials processing; semiconductor device manufacture; semiconductor device reliability; silicon; thin film transistors; LTP-TFT; PPID effects; Si; TFT channel width-length; TFT leakage current supression; dual-gate TFT structure; electrical degradation; gate dielectric modification; low-temperature polycrystalline-silicon thin-film transistor recovery; metal gate architecture configurations; metal gate manufacturing; metal gate patterns; metal gate thickness; metal line resistance reduction; passivation effects; plasma process-induced damage; positive-bias-temperature-instability stressing; post-etch treatments; recovery effects; reliability; trap-state density; Insulators; Logic gates; Metals; Plasmas; Silicon; Thin film transistors; Threshold voltage; Low-temperature polycrystalline-silicon (LTPS) thin-film transistors (TFTs) (LTPS TFTs); plasma process-induced damage (PPID); positive bias temperature instability (PBTI);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2012.2219053