DocumentCode :
1315047
Title :
Numerical and Experimental Investigation on a Novel High-Voltage ( > 600-V) SOI LDMOS in a Self-Isolation HVIC
Author :
Luo, Xiaorong ; Zhang, Bo ; Lei, Tianfei ; Li, Zhaoji ; Xiao, Zhiqiang ; Hsu, Wesley Chih-Wei ; Udrea, Florin
Author_Institution :
State Key Lab. of Electron. Thin Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China (UESTC), Chengdu, China
Volume :
57
Issue :
11
fYear :
2010
Firstpage :
3033
Lastpage :
3043
Abstract :
In order to achieve a high breakdown voltage (BV) and to realize self-isolation in high-voltage ICs (HVICs), a novel high-voltage n-channel lateral double-diffused MOS (LDMOS) with a buried n-island layer (BNIL) placed at the interface between a p-type silicon-on-insulator (SOI) layer and a buried-oxide (BOX) layer (BNIL SOI) is proposed. Its breakdown mechanism is investigated theoretically and experimentally. In a high-voltage blocking state, the ionized donors in the depleted n-islands make the electric field in the n-islands monotonously increase rather than decrease, as exhibited in the p-SOI region. This leads to an increase in the SOI layer bottom-interface field strength from 10 V/μm in the conventional p-SOI to 27 V/μm in the BNIL SOI, and as result, the electric field strength in the BOX, i.e., EI, increases from 30 to 82 V/μm. The holes collected in the space between the depleted n-islands help maintain the high EI. Consequently, the BV is enhanced. The p-SOI layer, along with the implanted n-drift region and discontinuous buried n-islands, is demonstrated to have enhanced self-isolation, which removes the need for deep dielectric isolation trenches in power ICs. The dependence of breakdown characteristics and isolation performance on the structure parameters has been analyzed. A test self-isolation SOI HVIC with a 660-V BNIL LDMOS has been fabricated in a 20-μm SOI layer over a 4-μm BOX layer, which has verified the feasibility and validity of the new concept.
Keywords :
MOS integrated circuits; electric fields; isolation technology; power integrated circuits; power semiconductor devices; silicon-on-insulator; BOX layer; buried n-island layer; buried-oxide layer; dielectric isolation trenches; electric field strength; high breakdown voltage; high-voltage IC; high-voltage SOI LDMOS; n-channel lateral double-diffused MOS; p-type silicon-on-insulator; self-Isolation HVIC; Dielectrics; Doping; Electric breakdown; Power semiconductor devices; Silicon on insulator technology; Substrates; Electric fields; high-voltage techniques; power semiconductor devices; silicon-on-insulator (SOI) technology;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2066279
Filename :
5565455
Link To Document :
بازگشت