Title :
Very linear CMOS floating resistor
Author :
Martinez, J.S. ; Steyaert, M. ; Sansen, Willy
Author_Institution :
Dept. of Electron., Leuven Univ., Belgium
Abstract :
A very linear CMOS floating resistor is introduced. The proposed topology takes advantage of the MOS transistor characteristics biased in the linear region. It is claimed that the resistor linearity can be improved by reducing the AC voltage swing in the transistor terminals, the drain and the source, and using the linear behaviour between the gate voltage and the drain current. Simulated results, even in the presence of large transistors mismatches, have shown that the total harmonic distortion (THD) is lower than 0.1% for applied voltages up to 2 V peak to peak, VPTP. Resistance values of 500 Omega and a frequency response up to 10 MHz have been simulated in a typical 3 mu m CMOS process. The supply voltages was only +or-2.5 V.
Keywords :
CMOS integrated circuits; active filters; active networks; electric distortion; integrated circuit technology; linear integrated circuits; resistors; 10 MHz; 2 V; 3 micron; 5 V; 500 ohm; MOS transistor characteristics; THD; continuous time filters; frequency response; large transistors mismatches; linear CMOS floating resistor; resistor linearity; supply voltages; topology; total harmonic distortion; voltages;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19901032