DocumentCode :
1319061
Title :
Statistical Timing Analysis for Latch-Controlled Circuits With Reduced Iterations and Graph Transformations
Author :
Li, Bing ; Chen, Ning ; Schlichtmann, Ulf
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany
Volume :
31
Issue :
11
fYear :
2012
Firstpage :
1670
Lastpage :
1683
Abstract :
Level-sensitive latches are widely used in high-performance designs. For such circuits, efficient statistical timing analysis algorithms are needed to take increasing process variations into account. The existing methods for solving this problem are still computationally expensive and can only provide the yield at a given clock period. In this paper, we propose a method combining reduced iterations and graph transformations. The reduced iterations extract setup time constraints and identify a subgraph for the following graph transformations handling the constraints from nonpositive loops. The combined algorithms are very efficient, more than ten times faster than other existing methods, and result in a parametric minimum clock period, which, together with the hold-time constraints, can be used to compute the yield at any given clock period very easily.
Keywords :
flip-flops; graph theory; statistical analysis; graph transformation; hold-time constraint; latch-controlled circuit; level-sensitive latches; parametric minimum clock period; reduced iteration; setup time constraint; statistical timing analysis; Algorithm design and analysis; Clocks; Delay; Latches; Random variables; Time factors; Latches; statistical analysis; timing; yield;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2012.2202393
Filename :
6331648
Link To Document :
بازگشت