DocumentCode :
1319314
Title :
A bit-serial VLSI array processing chip for image processing
Author :
Heaton, Robert ; Blevins, Donald ; Davis, Edward
Author_Institution :
Microelectron. Center of North Carolina, Research Triangle Park, NC, USA
Volume :
25
Issue :
2
fYear :
1990
fDate :
4/1/1990 12:00:00 AM
Firstpage :
364
Lastpage :
368
Abstract :
An array processing chip integrating 128 bit-serial processing elements (PEs) on a single die is discussed. Each PE has a 16-function logic unit, a single-bit adder, a 32-b variable-length shift register, and 1 kb of local RAM. Logic in each PE provides the capability to mask PEs individually. A modified grid interconnection scheme allows each PE to communicate with each of its eight nearest neighbors. A 32-b bus is used to transfer data to and from the array in a single cycle. Instruction execution is pipelined, enabling all instructions to be executed in a single cycle. The 1-μm CMOS design contains over 1.1-million transistors on an 11.0-mm×11.7-mm die
Keywords :
CMOS integrated circuits; VLSI; computerised picture processing; parallel processing; 1 kbit; 1 micron; 11 mm; 11.7 mm; 32 bit; CMOS; VLSI; array processing chip; bit-serial processing elements; image processing; local RAM; logic unit; modified grid interconnection scheme; single-bit adder; variable-length shift register; Array signal processing; Decoding; Image processing; Logic; Microelectronics; Parallel machines; Pins; Shift registers; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.52157
Filename :
52157
Link To Document :
بازگشت