DocumentCode :
1321205
Title :
Influence of Bosch Etch Process on Electrical Isolation of TSV Structures
Author :
Ranganathan, Nagarajan ; Lee, Da Yong ; Youhe, Liu ; Lo, Guo-Qiang ; Prasad, Krishnamachar ; Pey, Kin Leong
Author_Institution :
Inst. of Microelectron., Agency for Sci., Technol. & Res., Singapore, Singapore
Volume :
1
Issue :
10
fYear :
2011
Firstpage :
1497
Lastpage :
1507
Abstract :
Bosch process is widely used in the fabrication of through silicon via (TSV) holes for 3-D integrated circuit and 3-D Packaging applications mainly due to its high silicon etch rate and selectivity to mask. However, the adverse impact on the electrical performance of the TSV due to the sidewall scallops or wavy profile due to the cyclical nature of the Bosch process has not been thoroughly investigated. This paper therefore focuses on the impact of sidewall scallops on the inter-via electrical leakage performance. Based on finite element analysis, this paper describes that the high stress concentration on the dielectric and barrier layers at the sharp scallops can potentially contribute to barrier failure. It is demonstrated that by smoothening the sidewalls of the TSV, the thermo-mechanical stresses on the dielectric and tantalum barrier is significantly reduced. A test vehicle is designed and fabricated with different geometry of deep silicon vias to study the impact of sidewall profile smoothening for different copper diffusion barrier stacks. It is experimentally demonstrated that the inter-via electrical leakage current can be reduced by almost three orders of magnitude when the sidewall roughness is reduced or replaced by a smoother sidewall. It is also indicated that it is sufficient to smoothen the initial few micrometers of the TSV depth by using a non-Bosch etch process. It is concluded that the Bosch etch process can still be used, with all its merits of high etch rate and high etch selectivity, by tailoring a short initial etch step to smoothen the top sidewalls to minimize the adverse effects of the sidewall scallops.
Keywords :
etching; finite element analysis; leakage currents; packaging; three-dimensional integrated circuits; 3D integrated circuit; 3D packaging; Bosch etch process; TSV fabrication; TSV structures; copper diffusion barrier stacks; dielectric barrier; electrical isolation; finite element analysis; inter-via electrical leakage current; sidewall roughness; sidewall scallops; tantalum barrier; thermo-mechanical stresses; through silicon via; wavy profile; Copper; Dielectrics; Finite element methods; Silicon; Stress; Thermal stresses; Through-silicon vias; 3-D integrated circuit; bosch etch process; deep reactive ion etching; finite element; leakage current; through silicon vias;
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2011.2160395
Filename :
6019025
Link To Document :
بازگشت