DocumentCode :
1321331
Title :
Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating
Author :
Nam Sung Kim ; Sinkar, A. ; Jun Seomun ; Youngsoo Shin
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Wisconsin, Madison, WI, USA
Volume :
20
Issue :
10
fYear :
2012
Firstpage :
1885
Lastpage :
1890
Abstract :
A large spread of leakage power due to process variations impacts the total power consumption of integrated circuits (ICs) substantially. This in turn may reduce frequency and/or yield of power-constrained designs. Facing such challenges, we propose two methods using power-gating (PG) devices whose effective width can be adjusted during a post-silicon tuning process. In the first method, we consider processors exhibiting substantial core-to-core frequency and leakage power variations while only a global voltage/frequency domain is supported. Since each core in a processor often has its own PG device, the total width each PG device and the global voltage are tuned jointly to maximize the global frequency for a given power constraint. Our experiment demonstrates that the maximum frequency of 2-, 4-, 8-, and 16-core processors is improved by 5%-21%. In the second method, we take rejected dies due to excessive leakage power. We adjust the width of PG devices such that the dies satisfy their given power constraint. Our experiment shows that 88%-98% of discarded dies violating their power constraint are recovered.
Keywords :
microprocessor chips; multiprocessing systems; 16-core processor; 2-core processor; 4-core processor; 8-core processor; global voltage-frequency domain; leakage power; leakage power variation; post-silicon tuning process; power constraint; power-constrained design; power-gating device; programmable power gating; substantial core-to-core frequency; Leakage current; Multicore processing; Power demand; Program processors; Tuning; Power constraint; power-gating devices; process variations; yield;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2163533
Filename :
6019046
Link To Document :
بازگشت