Title :
Mixed static and domino logic on the CMOS gate forest
Author :
Kernhof, Juergen ; Selzer, Manfred ; Beunder, Michiel A. ; Hoefflinger, Bernd ; Laquai, Bernd ; Schindler, Inge
Author_Institution :
Inst. for Microelectron., Stuttgart, West Germany
fDate :
4/1/1990 12:00:00 AM
Abstract :
In a semicustom design environment with unified transistor geometries, logic circuit optimization is achieved using an efficient physical circuit implementation. In particular, the semicustom realization of domino logic is demonstrated with a standard-cell and a multiplier design which are used to support the implementation of such a dynamic logic design style on a gate forest, which has a higher n count than p count. The mixture of complementary and dynamic logic allows the designer to improve the critical-path delay and to reduce the size of the layout. The domino standard-cell architecture supports multiple-output configurations and additional internal precharge. The operation time for a mixed static/dynamic multiplier is approximately 30% higher than that of the static version based on a carry select adder. This difference mainly affects the critical delay of the sign-extension path of the parallel adder array
Keywords :
CMOS integrated circuits; VLSI; circuit layout CAD; logic CAD; logic arrays; CMOS gate forest; additional internal precharge; critical-path delay; domino CMOS; domino logic; dynamic logic design style; gate arrays; logic circuit optimization; mixed static/dynamic multiplier; multiple-output configurations; multiplier design; operation time; physical circuit implementation; semicustom design environment; semicustom realization; standard-cell; static CMOS; unified transistor geometries; Adders; CMOS logic circuits; CMOS technology; Clocks; Energy consumption; Libraries; Logic arrays; Logic circuits; Logic design; Logic devices;
Journal_Title :
Solid-State Circuits, IEEE Journal of