DocumentCode :
1322104
Title :
Power Supply Pads Assignment for Maximum Timing Yield
Author :
Haghdad, K. ; Anis, M.
Author_Institution :
Hexocom Ltd., Toronto, ON, Canada
Volume :
58
Issue :
10
fYear :
2011
Firstpage :
697
Lastpage :
701
Abstract :
The design of power distribution networks significantly impacts the timing of very large scale integrated chips. Process variations induce uncertainty in the current drawn off the network and, therefore, impose statistical measures on the supply voltage. This brief presents an optimization methodology for assigning power supply pads across the chip for maximizing the timing yield. A mixed-integer nonlinear programming optimization problem subject to the voltage drop and current constraints is efficiently solved to find the optimum number and location of the pads. The experimental results for ISCAS89 benchmark circuits demonstrate as much as a 30% improvement in the timing yield.
Keywords :
VLSI; integer programming; nonlinear programming; ISCAS89 benchmark circuits; maximum timing yield; mixed-integer nonlinear programming optimization problem; power distribution networks; power supply pad assignment; supply voltage; very large scale integrated chips; voltage drop; Benchmark testing; Delay; Optimization; Power grids; Power supplies; Leakage current; pad assignment; very large scale integration; voltage variations; yield optimization;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2011.2164143
Filename :
6020763
Link To Document :
بازگشت