Title :
A Semicustom VLSI System Design Course Supported by the General Electric Microelectronics Center
Author :
Aylor, James H. ; Parrish, Edward A. ; Pocek, Kenneth L.
Author_Institution :
Computer Engineering and Control Laboratory, Department of Electrical Engineering, University of Virginia, Charlottesville, VA 22904.
fDate :
5/1/1986 12:00:00 AM
Abstract :
This paper presents an approach to VLSI system design and fabrication using gate arrays which has been implemented at the University of Virginia in conjunction with the General Electric Microelectronics Center (GE-MEC). Material initially developed by GE-MEC was modified and incorporated into a new graduate course to supplement that which already existed in the area of VLSI system design. A software tool set which includes functional and fault simulators for the TEGASTM1 hardware description language, a testability analyzer, and packages for cell placement, channel routing, and system delay extraction was used for chip design. Chip fabrication of successful design projects is the responsibility of GE-MEC.
Keywords :
CMOS integrated circuits; Fabrication; Logic gates; Routing; Solid modeling; System analysis and design;
Journal_Title :
Education, IEEE Transactions on
DOI :
10.1109/TE.1986.5570605