DocumentCode :
1323011
Title :
Pre-Bond and Post-Bond Test and Signal Recovery Structure to Characterize and Repair TSV Defect Induced Signal Degradation in 3-D System
Author :
Cho, Minki ; Liu, Chang ; Kim, Dae Hyun ; Lim, Sung Kyu ; Mukhopadhyay, Saibal
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
1
Issue :
11
fYear :
2011
Firstpage :
1718
Lastpage :
1727
Abstract :
In this paper, we present a methodology for characterization and repair of signal degradation in through-silicon-vias (TSVs) in 3-D integrated circuits (ICs). The proposed structure can detect the signal degradation through TSVs due to resistive shorts in liner oxide and variations in resistance of TSV due to weak open and/or bonding resistance. For TSVs with moderate signal degradations, the proposed structure reconfigures itself as signal recovery circuit to maintain signal fidelity. This allows electrical repair of TSVs with moderate defects leading to better design yield and system functionality. This paper presents the design of the test and recovery structure and demonstrates their effectiveness through stand alone simulations as well as in a full-chip physical design of a 3-D IC.
Keywords :
electric resistance; integrated circuit testing; signal processing; three-dimensional integrated circuits; 3D integrated circuit; TSV defect induced signal degradation; bonding resistance; electrical repair; full-chip physical design; liner oxide; postbond test; prebond test; signal degradation repair; signal fidelity; signal recovery circuit; through-silicon-vias; Degradation; Delay lines; Receivers; Resistance; Through-silicon vias; 3-D integrated circuit; signal integrity; test; through-silicon-via;
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2011.2166961
Filename :
6021335
Link To Document :
بازگشت