DocumentCode :
132337
Title :
A fault-tolerant T-type three-level inverter system
Author :
Wenping Zhang ; Guangyuan Liu ; Dehong Xu ; Hawke, Joshua ; Garg, Parul ; Enjeti, Prasad
Author_Institution :
Coll. of Electr. Eng., Zhejiang Univ., Hangzhou, China
fYear :
2014
fDate :
16-20 March 2014
Firstpage :
274
Lastpage :
280
Abstract :
Field experiences have demonstrated that semiconductor devices are vulnerable to failures (open-& short-circuit). In many critical applications, such failures are unacceptable and high system reliability is required. In this paper, a topology modification for the T-type 3-level inverter is explored to achieve the fault-tolerant operation and enhance the system reliability in the case of device open-circuit or short-circuit failures. With the proposed topology modification (via fewer additional switches), the device failure ride-through performance can be dynamically achieved without degradation of output capacity. Furthermore, the transition principles from normal operations to post-fault operations are detailed, and the reliability enhancement is calculated. The simulation results are included to verify the validity of the modified topology.
Keywords :
failure analysis; fault tolerance; invertors; reliability; short-circuit currents; device failure ride-through performance; device open-circuit failures; fault-tolerant T-type three-level inverter system; high system reliability; post-fault operations; reliability enhancement; semiconductor devices; short-circuit failures; Circuit faults; Fault tolerance; Fault tolerant systems; Insulated gate bipolar transistors; Inverters; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Power Electronics Conference and Exposition (APEC), 2014 Twenty-Ninth Annual IEEE
Conference_Location :
Fort Worth, TX
Type :
conf
DOI :
10.1109/APEC.2014.6803321
Filename :
6803321
Link To Document :
بازگشت