DocumentCode :
1323733
Title :
Compensating for Quantizer Delay in Excess of One Clock Cycle in Continuous-Time \\Delta \\Sigma Modulators
Author :
Singh, Vikas ; Krishnapura, Nagendra ; Pavan, Shanthi
Author_Institution :
Indian Inst. of Technol., Chennai, India
Volume :
57
Issue :
9
fYear :
2010
Firstpage :
676
Lastpage :
680
Abstract :
The maximum sampling rate of a continuous-time ΔΣ modulator is limited by quantizer delay. Most conventional delay compensation techniques address less than a clock cycle of delay. A technique previously proposed for compensating quantizer delays in excess of a clock cycle in bandpass modulators involves a parallel feedback path that bypasses the quantizer. We analyze this technique for low-pass modulators and show that sampling rates hitherto not possible can be achieved. Design tradeoffs are investigated, and simulation results showing the effectiveness of the technique are given.
Keywords :
band-pass filters; continuous time filters; delays; delta-sigma modulation; low-pass filters; quantisation (signal); bandpass modulators; continuous-time ΔΣ modulators; continuous-time delta-sigma modulators; delay compensation; low-pass modulators; parallel feedback path; quantizer delay; sampling rate; Bandwidth; Clocks; Delay; Modulation; Noise; Quantization; Transfer functions; Analog-to-digital converter (ADC); compensation; continuous time; delta-sigma; excess loop delay (ELD); oversampling; quantizer; sample and hold (S/H);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2010.2058496
Filename :
5570930
Link To Document :
بازگشت