DocumentCode :
1325646
Title :
Verification of Tempura specification of sequential circuits
Author :
Hira, Manas ; Sarkar, Dipankar
Author_Institution :
Dept. of Comput. Sci., B.E. Coll., Howrah, India
Volume :
16
Issue :
4
fYear :
1997
fDate :
4/1/1997 12:00:00 AM
Firstpage :
362
Lastpage :
375
Abstract :
Verifying a sequential circuit consists in proving that the given implementation of the circuit satisfies its specification. In the present work the input-output specification of the circuit, which is required to hold for the given implementation, is assumed to be available in the form of a Tempura program segment B. It captures the desired ongoing behavior of the circuit in terms of input-output relationships that are expected to hold at various time instants of the interval in question. The implementation is given as a formula WS of a first-order temporal equality theory, ℱ. Goal formulas of the form P ⊃ B have been introduced to capture the correctness property of the circuit in question. P is a formula of the equality theory ε contained in ℱ and encodes the initial state(s) of the circuit. A goal reduction paradigm has been used to formulate the proof calculus capturing the state transitions produced along the intervals. Formulas, called verification conditions (VC´s), whose validity ensures the correctness of the circuit, are produced corresponding to the output equality statements in B. For finite state machines, VC´s are formulas of propositional calculus and, therefore, require no temporal reasoning for their proofs. In fact, since binary decision diagram (BDD) representations are used throughout, their proofs become quite simple. The goal reduction rules proposed for iterative constructs also incorporate synthesis of invariant assertions over the states of the circuit. The proof of a nontrivial example has been presented. The paper concludes with a discussion on a broad overview of the building blocks of the verifier
Keywords :
Boolean functions; circuit CAD; finite state machines; iterative methods; logic CAD; program verification; sequential circuits; temporal logic; Tempura specification; binary decision diagram; finite state machines; first-order temporal equality theory; goal formulas; input-output relationships; input-output specification; iterative constructs; propositional calculus; sequential circuits; state transitions; verification conditions; Automata; Boolean functions; Calculus; Circuit synthesis; Computer science; Data structures; Encoding; Hardware; Logic programming; Sequential circuits;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.602473
Filename :
602473
Link To Document :
بازگشت