DocumentCode :
1327167
Title :
A Low-Noise High-Dynamic-Range 17-b 1.3-Megapixel 30-fps CMOS Image Sensor With Column-Parallel Two-Stage Folding-Integration/Cyclic ADC
Author :
Seo, Min-Woong ; Sawamoto, Takehide ; Akahori, Tomoyuki ; Liu, Zheng ; Iida, Tetsuya ; Takasawa, Taishi ; Kosugi, Tomohiko ; Watanabe, Takashi ; Isobe, Keigo ; Kawahito, Shoji
Author_Institution :
Res. Inst. of Electron., Shizuoka Univ., Hamamatsu, Japan
Volume :
59
Issue :
12
fYear :
2012
Firstpage :
3396
Lastpage :
3400
Abstract :
A 1.3-megapixel CMOS image sensor (CIS) with digital correlated double sampling and 17-b column-parallel two-stage folding-integration/cyclic analog-to-digital converters (ADCs) is developed. The image sensor has 0.021-erms- vertical fixed pattern noise, 1.2-erms- pixel temporal noise, and 85.0-dB dynamic range using 32 samplings in the folding-integration ADC mode. Despite the large number of samplings (32 times), the prototype image sensor is demonstrated at the video rate operation of 30 Hz by the new architecture of the proposed ADCs and the high-performance peripheral logic (or digital) parts using low-voltage differential signaling circuit. The developed 17-b CIS has no visible quantization noise at very low light level of 0.01 lx because of high grayscale resolution where 1LSB = 0.1-. The implemented CIS using 0.18- μm technology has the sensitivity of 20 V/lx ·s and the pixel conversion gain of 82 μV/e-.
Keywords :
CMOS image sensors; analogue-digital conversion; 17-b column-parallel two-stage folding-integration-cyclic analog-to-digital converters; column-parallel two-stage folding-integration-cyclic ADC mode; developed 17-b CIS; digital correlated double sampling; grayscale resolution; high-performance peripheral logic parts; low-noise high-dynamic-range CMOS image sensor; low-voltage differential signaling circuit; pixel temporal noise; size 0.18 mum; vertical fixed pattern noise; video rate operation; visible quantization noise; CMOS image sensors; Capacitors; Gain; Gray-scale; Noise measurement; Solid state circuits; CMOS image sensor (CIS); column-parallel folding-integration/cyclic analog-to-digital (A/D) converter (ADC); digital correlated double sampling (CDS); high dynamic range (DR); low vertical fixed pattern noise (FPN) (vFPN); multiple sampling technique;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2012.2215871
Filename :
6339040
Link To Document :
بازگشت