DocumentCode :
1327785
Title :
An adaptive PLL tuning system architecture combining high spectral purity and fast settling time
Author :
Vaucher, Cicero S.
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
Volume :
35
Issue :
4
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
490
Lastpage :
502
Abstract :
An adaptive phase-locked loop (PLL) architecture for high-performance tuning systems is described. The architecture combines contradictory requirements posed by different performance aspects. Adaptation of loop parameters occurs continuously, without switching of loop filter components, and without interaction from outside of the tuning system. The relationship of performance aspects (settling time, phase noise, and spurious signals) to design variables (loop bandwidth, phase margin, and loop filter attenuation at the reference frequency) are presented, and the basic tradeoffs of the new concept are discussed. A circuit implementation of the adaptive PLL, optimized for use in a multiband (global) car-radio tuner IC, is described in detail. The realized tuning system achieved state-of-the-art settling time and spectral purity performance in its class (integer-N PLLs): a signal-to-noise ratio of 65 dB, a 100-kHz spurious reference breakthrough signal under -81 dBc, and a residual settling error of 3 kHz after 1 ms, for a 20-MHz frequency step. It simultaneously fulfills the speed requirements for inaudible frequency hopping and the heavy signal-to-noise ratio specification of 64 dB.
Keywords :
adaptive signal processing; circuit tuning; frequency synthesizers; phase locked loops; phase noise; adaptive PLL tuning system architecture; inaudible frequency hopping; loop bandwidth; loop filter attenuation; loop parameters; phase margin; phase noise; residual settling error; settling time; signal-to-noise ratio; spectral purity; speed requirements; spurious signals; Adaptive systems; Bandwidth; Circuit optimization; Filters; Frequency; Phase locked loops; Phase noise; Signal design; Signal to noise ratio; Tuning;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.839909
Filename :
839909
Link To Document :
بازگشت