DocumentCode :
1327867
Title :
Design and characterization of submicron BiCMOS compatible high-voltage NMOS and PMOS devices
Author :
Li, Yong Qiang ; Salama, C. Andre T ; Seufert, Mike ; Schvan, Peter ; King, Mike
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
Volume :
44
Issue :
2
fYear :
1997
fDate :
2/1/1997 12:00:00 AM
Firstpage :
331
Lastpage :
338
Abstract :
This paper investigates the feasibility of integrating high-voltage blocking capability into a state-of-the-art submicron BiCMOS process using existing processing steps. High-voltage MOS devices fully compatible with an existing 5 V, 0.8 μm BiCMOS process have been designed and studied through extensive two-dimensional (2-D) process and device simulations. The device layout parameters in proposed high-voltage NMOS (HV-NMOS) and high-voltage PMOS (HV-PMOS) devices are optimized to achieve highest performance possible in terms of breakdown voltage and specific on-resistance with the constraints of full process compatibility. The optimized HV-NMOS and HV-PMOS devices using minimized unit-cell pitches of 7.8 and 7.3 μm achieved breakdown voltages of 129 V and specific on-resistances of 0.9 and 11.5 mn cm2, respectively. Due to their full compatibility with the existing process the high-voltage MOS devices presented in this paper can be implemented without increasing manufacturing cost. The integration of the high-voltage blocking capability into the submicron BiCMOS process can expand its application field to include high-voltage input and output (I/O) functions on the same chip with high-speed analog and high-density digital signal processing circuitry
Keywords :
BiCMOS integrated circuits; VLSI; integrated circuit design; integrated circuit measurement; 2D process; breakdown voltage; device layout parameters; high-density digital signal processing circuitry; high-voltage NMOS devices; high-voltage PMOS devices; high-voltage blocking capability; manufacturing cost; minimized unit-cell pitches; specific on-resistance; submicron BiCMOS; BiCMOS integrated circuits; Boron; CMOS process; CMOS technology; Design optimization; Implants; MOS devices; Process design; Two dimensional displays; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.557727
Filename :
557727
Link To Document :
بازگشت