DocumentCode :
1327908
Title :
A 1-V, 8-bit successive approximation ADC in standard CMOS process
Author :
Mortezapour, Siamak ; Lee, Edward K F
Author_Institution :
Dept. of Electr. Eng. & Comput. Eng., Iowa State Univ., Ames, IA, USA
Volume :
35
Issue :
4
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
642
Lastpage :
646
Abstract :
A 1-V 8-bit 50-kS/s successive approximation analog-to-digital converter (ADC) implemented in a conventional 1.2-/spl mu/m CMOS process is presented. Low voltage, large signal swing sample-and-hold, and digital-to-analog conversion are realized based on inverting op-amp configurations with biasing currents added to the op-amp negative input terminal so that the op-amp input common-mode voltages can be biased near ground to minimize the supply voltage. At the same time, the input and output quiescent voltages can be set at half of the supply rails. A low-voltage latched comparator is realized based on the current-mode approach. The entire ADC including all the digital circuits consumes less than 0.34 mW. An effective number of bits of 7.9 was obtained for a 1-kHz 850-mV peak-to-peak input signal.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); integrated circuit design; low-power electronics; sample and hold circuits; 0.34 mW; 1 V; 1.2 micron; 8 bit; A/D convertor; LV latched comparator; analog-to-digital converter; biasing currents; current-mode approach; inverting op-amp configurations; low voltage sample/hold; op-amp input common-mode voltages; standard CMOS process; successive approximation ADC; Bandwidth; CMOS process; CMOS technology; Digital circuits; Digital-analog conversion; Low voltage; Operational amplifiers; Rails; Resistors; Threshold voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.839925
Filename :
839925
Link To Document :
بازگشت