DocumentCode :
1327922
Title :
Low-power CMOS digital design with dual embedded adaptive power supplies
Author :
Kuroda, Tadahiro ; Hamada, Mototsugu
Author_Institution :
Syst. ULSI Eng. Lab., Toshiba Corp., Kawasaki, Japan
Volume :
35
Issue :
4
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
652
Lastpage :
655
Abstract :
A low-power CMOS design methodology with dual embedded adaptive power supplies is presented. A variable supply-voltage scheme for dual power supplies, namely, the dual-VS scheme, is presented. It is found that the lower supply voltage should be set at 0.7 of the higher supply voltage to minimize chip power dissipation. This knowledge aids designers in the decision of the optimal supply voltages within a restricted design time. An MEPG-4 video codec chip is designed at 2.5 and 1.75 V for internal circuits that are generated from an external power supply of 3.3 V by the dual-VS circuits. Power dissipation is reduced by 57% without degrading circuit performance compared to a conventional CMOS design.
Keywords :
CMOS digital integrated circuits; adaptive systems; code standards; digital signal processing chips; integrated circuit design; low-power electronics; power supply circuits; video codecs; video coding; 2.5 to 3.3 V; MEPG-4 video codec chip; chip power dissipation minimisation; dual embedded adaptive power supplies; dual-VS circuits; low-power CMOS design methodology; low-power CMOS digital design; optimal supply voltages; variable supply-voltage scheme; Circuits; Degradation; Delay; Design methodology; Feedback control; Power dissipation; Power supplies; Throughput; Video codecs; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.839927
Filename :
839927
Link To Document :
بازگشت