DocumentCode :
1330903
Title :
Parameter Derivation of Type-2 Discrete-Time Phase-Locked Loops Containing Feedback Delays
Author :
Wilson, Joey ; Nelson, Andrew ; Farhang-Boroujeny, Behrouz
Author_Institution :
Univ. of Utah, Salt Lake City, UT, USA
Volume :
56
Issue :
12
fYear :
2009
Firstpage :
886
Lastpage :
890
Abstract :
Modern implementations of discrete-time phase-locked loops (DT-PLLs) often contain delayed feedback. The delays are usually a side effect to pipelining, filtering, or other inner-loop mechanisms. Each delay increases the order of the system by introducing an additional pole to the closed-loop transfer function and, in many cases, makes the traditional type-2 loop equations obsolete. This brief describes how the second-order notions of damping and natural frequency can be applied to type-2 DT-PLLs in the presence of any number of delays. It provides equations for loop parameters that will provide a desired transient behavior based on damping and natural frequency, along with a test to ensure the accuracy of the results. The novelty of this brief is that loop parameters can be found in closed form and ensured to be accurate, without the need for human interaction, simulations, or numerical root-finding algorithms.
Keywords :
delays; feedback; phase locked loops; PLL; closed-loop transfer function; damping; feedback delays; natural frequency; parameter derivation; type-2 discrete-time phase-locked loops; Delay effects; dominant poles; phase-locked loops (PLLs); reduced-order systems;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2009.2034197
Filename :
5332353
Link To Document :
بازگشت