DocumentCode
1331205
Title
On-chip characterization of interconnect parameters and time delay in 0.18 μm CMOS technology for ULSI circuit applications
Author
Lee, Hi-Deok ; Kim, Dae M. ; Jang, Myoung-Jun
Author_Institution
Memory R&D Div., Hyundai Electron. Ind. Co. Ltd., Cheongbuk, South Korea
Volume
47
Issue
5
fYear
2000
fDate
5/1/2000 12:00:00 AM
Firstpage
1073
Lastpage
1079
Abstract
A real time, on-chip characterization technique is presented for extracting the interconnect parameters and for determining the associated time delays for ULSI circuit applications. To demonstrate the method, test chips were fabricated in both 0.25 and 0.18 μm CMOS technologies, using state of the art process technologies. Results obtained in these two cases are compared and the changing trends and issues for interconnect parameters in making the transition from the 0.25 μm to the 0.18 μm technologies are discussed. A completed look-up table in conjunction with a working analytic expression of the time delay enables accurate modeling and optimization of interconnect parameters and time delays for a given specification of chip performance
Keywords
CMOS integrated circuits; ULSI; delays; integrated circuit interconnections; integrated circuit testing; table lookup; 0.18 micron; 0.25 micron; CMOS technology; ULSI circuit applications; chip performance; interconnect parameters; look-up table; on-chip characterization; process technologies; time delay; CMOS technology; Capacitance measurement; Circuit testing; Delay effects; Integrated circuit interconnections; Metallization; Parameter extraction; Routing; Space technology; Ultra large scale integration;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/16.841243
Filename
841243
Link To Document