DocumentCode :
1332175
Title :
A CMOS frequency synthesizer with an injection-locked frequency divider for a 5-GHz wireless LAN receiver
Author :
Rategh, Hamid R. ; Samavati, Hirad ; Lee, Thomas H.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
Volume :
35
Issue :
5
fYear :
2000
fDate :
5/1/2000 12:00:00 AM
Firstpage :
780
Lastpage :
787
Abstract :
A fully integrated 5-GHz phase-locked loop (PLL) based frequency synthesizer is designed in a 0.24 /spl mu/m CMOS technology. The power consumption of the synthesizer is significantly reduced by using a tracking injection-locked frequency divider (ILFD) as the first frequency divider in the PLL feedback loop. On-chip spiral inductors with patterned ground shields are also optimized to reduce the VCO and ILFD power consumption and to maximize the locking range of the ILFD. The synthesizer consumes 25 mW of power of which only 3.8 mW is consumed by the VCO and the ILFD combined. The PLL has a bandwidth of 280 kHz and a phase noise of -101 dBc/Hz at 1 MHz offset frequency. The spurious sidebands at the center of adjacent channels are less than -54 dBc.
Keywords :
CMOS integrated circuits; field effect MMIC; frequency dividers; frequency synthesizers; mixed analogue-digital integrated circuits; phase locked loops; radio receivers; voltage-controlled oscillators; wireless LAN; 0.24 micron; 25 mW; 5 GHz; ASIC; CMOS RF circuit; CMOS frequency synthesizer; PLL based frequency synthesizer; PLL feedback loop; VCO; injection-locked frequency divider; onchip spiral inductors; patterned ground shields; phase-locked loop; power consumption reduction; wireless LAN receiver; CMOS technology; Energy consumption; Feedback loop; Frequency conversion; Frequency synthesizers; Inductors; Phase locked loops; Spirals; Tracking loops; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.841507
Filename :
841507
Link To Document :
بازگشت