DocumentCode :
1332261
Title :
EDT Bandwidth Management in SoC Designs
Author :
Janicki, Jakub ; Kassab, Mark ; Mrugalski, Grzegorz ; Mukherjee, Nilanjan ; Rajski, Janusz ; Tyszer, Jerzy
Author_Institution :
Fac. of Electron. & Telecommun., Poznan Univ. of Technol., Poznan, Poland
Volume :
31
Issue :
12
fYear :
2012
Firstpage :
1894
Lastpage :
1907
Abstract :
This paper presents preemptive test application schemes for system-on-a-chip (SoC) designs with embedded deterministic test-based compression. The schemes seamlessly combine new test data reduction techniques with test scheduling algorithms and novel test access mechanisms devised for both input and output sides. In particular, they allow cores to interface with automatic test equipment through an optimized number of channels. They are well suited for SoC devices comprising both nonisolated cores, i.e., blocks that occasionally need to be tested simultaneously, and completely wrapped modules. Experimental results obtained for large industrial SoC designs illustrate feasibility of the proposed test application schemes and are reported herein.
Keywords :
bandwidth allocation; system-on-chip; EDT bandwidth management; SoC design; SoC device; automatic test equipment; embedded deterministic test based compression; nonisolated cores; preemptive test application; system on chip design; test access mechanism; test data reduction; test scheduling algorithm; wrapped modules; Bandwidth; Scheduling algorithms; System-on-a-chip; Test data compression; Bandwidth management; embedded deterministic test; low pin-count testing; scan-based test; test access mechanism; test compression; test scheduling;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2012.2205385
Filename :
6349438
Link To Document :
بازگشت