DocumentCode :
1333277
Title :
Maximization of power dissipation in large CMOS circuits considering spurious transitions
Author :
Wang, Chuan-Yu ; Roy, Kaushik
Author_Institution :
Synopsys, Mountain View, CA, USA
Volume :
47
Issue :
4
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
483
Lastpage :
490
Abstract :
With the high demand for reliability and performance, accurate estimation of maximum power dissipation in CMOS circuits is essential to determine the IR drop on supply lines and to optimize the power and ground routing. Unfortunately, the problem of determining the input patterns to induce maximum current and, hence, the maximum power, is NP complete. Even for circuits with small number of primary inputs (PIs), it is CPU time intensive to conduct exhaustive search in the input vector space. In this paper we present an automatic test generation (ATG)-based technique to efficiently generate tight lower bounds of the maximum power for large CMOS circuits under nonzero gate delays. Power dissipation due to spurious transitions has been considered by incorporating static timing analysis into the estimation process. Experiments were performed on ISCAS and MCNC benchmarks. Results show that the ATG-based technique is superior to the traditional simulation-based technique in both speed and performance. On average, for sequential circuits having over 10000 gates (ISCAS-89 benchmarks), the ATG-based approach executes 261 times faster, and generates a lower bound which is 1.8 times better compared to simulation based approaches
Keywords :
CMOS logic circuits; VLSI; automatic test pattern generation; circuit optimisation; delays; integrated circuit reliability; integrated circuit testing; logic testing; network routing; sequential circuits; timing; ATG-based technique; IR drop; ISCAS benchmarks; ISCAS-89 benchmarks; MCNC benchmarks; ground routing; input patterns; input vector space; large CMOS circuits; nonzero gate delays; power dissipation; power optimisation; primary inputs; reliability; sequential circuits; spurious transitions; static timing analysis; Automatic testing; Benchmark testing; Central Processing Unit; Circuit simulation; Circuit testing; Delay; Power dissipation; Power generation; Routing; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.841850
Filename :
841850
Link To Document :
بازگشت