DocumentCode :
1333401
Title :
Custom transistor layout design techniques for random telegraph signal noise reduction in CMOS image sensors
Author :
Martin-Gonthier, Philippe ; Havard, E. ; Magnan, Pierre
Author_Institution :
DEOS-CIMI Integrated Image Sensor Lab., Univ. de Toulouse, Toulouse, France
Volume :
46
Issue :
19
fYear :
2010
Firstpage :
1323
Lastpage :
1324
Abstract :
Interface and near oxide traps in small gate area MOS transistors (gate area <; 1 μm) lead to RTS noise which implies the emergence of noisy pixels in CMOS image sensors. To reduce this noise, two simple and efficient layout techniques of custom transistors have been imagined. These techniques have been successfully implemented in an image sensor test chip fabricated in a 0.35 μm CMOS image sensor process. Experimental results demonstrate a significant reduction of the noisy pixels for the two different techniques.
Keywords :
CMOS image sensors; MOSFET; integrated circuit layout; CMOS image sensors; custom transistor layout design techniques; random telegraph signal noise reduction; size 0.35 mum; small gate area MOS transistors;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.1767
Filename :
5585039
Link To Document :
بازگشت