DocumentCode :
1336468
Title :
Reducing test application time by scan flip-flops sharing
Author :
Chang, S.C. ; Lee, K.J. ; Wu, Z.-Z. ; Jone, W.B.
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chiyai, Taiwan
Volume :
147
Issue :
1
fYear :
2000
fDate :
1/1/2000 12:00:00 AM
Firstpage :
42
Lastpage :
48
Abstract :
The test application time is reduced while preserving the test quality or the fault coverage for circuit testing. The goal is achieved by reducing the number of scan flip-flops required for a scan-based design, and the basic procedure is to look for groups of “s-independent inputs.” The s-independent inputs in a group have the property that, when these inputs are combined together to share a scan flip-flop, the originally detectable faults are still detectable under the new scan structure. Though the number of test vectors may slightly increase, this can be offset by the significant reduction in the scan test width. Thus, the goal of test time reduction for scan test can be accomplished. For circuits which have few s-independent inputs, bypass storage cells are added to increase the s-independencies among all inputs. Experiments have been performed on MCNC benchmarks and the results are good. Several benchmark circuits have shown more than 90% of test time reduction
Keywords :
flip-flops; logic testing; MCNC benchmarks; circuit testing; scan flip-flops; test application time; test time reduction;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20000188
Filename :
842729
Link To Document :
بازگشت