Title :
Novel self-limiting high-speed program scheme of p-channel DINOR flash memory with n-channel select transistors
Author :
Ohnakado, Takahiro ; Satoh, Shin-ichi
Author_Institution :
Adv. Technol. R&D Center, Mitsubishi Electr. Corp., Hyogo, Japan
fDate :
6/1/2000 12:00:00 AM
Abstract :
This paper describes a novel self-limiting high-speed program scheme of the p-channel DINOR (D_I_vided bit line N_O_R_) flash memory utilizing n-channel select transistors. This scheme makes it possible to maintain the high programming throughput of the p-channel DINOR even for future lower-voltage operation. Using this scheme, programming stops automatically at the desired threshold voltage state without any conventional verify operations. Moreover, the only structural change from the conventional p-channel DINOR is the change of the impurity type of the select transistors, and the only operational change is the addition of a very short negative voltage pulse of 0.1 μs to each programming gate pulse. This shortness of the additional pulse hardly degrades the programming speed at all. This novel scheme is expected to become a key technology for the realization of future, high-performance, lower-supply-voltage p-channel DINOR flash memories
Keywords :
NOR circuits; PLD programming; flash memories; low-power electronics; 0.1 mus; divided bit line NOR; impurity type; lower-voltage operation; n-channel select transistors; negative voltage pulse; p-channel DINOR flash memory; programming speed; programming throughput; self-limiting high-speed program scheme; threshold voltage state; Automatic programming; Circuits; Degradation; Energy consumption; Flash memory; Impurities; Low voltage; Research and development; Threshold voltage; Throughput;
Journal_Title :
Electron Devices, IEEE Transactions on