Title :
Optimal self-testing embedded parity checkers
Author :
Nikolos, Dimitris
Author_Institution :
Dept. of Comput. Eng. & Inf., Patras Univ., Greece
fDate :
3/1/1998 12:00:00 AM
Abstract :
This paper presents a new simple and straightforward method for designing Self-Testing Embedded (STE) parity checkers. The building block is the two-input XOR gate. During normal, fault-free operation, each XOR gate receives all possible input vectors. The great advantage of the proposed method is that it is the only one that gives, in a simple and straightforward way, optimal STE realizations with respect to the cost (number of XOR gates) and the speed (number of XOR gate levels)
Keywords :
automatic testing; logic testing; optimal STE realizations; optimal self-testing embedded parity checkers; two-input XOR gate; Built-in self-test; Circuit faults; Circuit testing; Clocks; Computer errors; Cost function; Design methodology; Logic functions; Logic testing; Test pattern generators;
Journal_Title :
Computers, IEEE Transactions on