Title :
A Low Power Frequency Synthesizer for 60-GHz Wireless Personal Area Networks
Author :
Khan, Nawreen ; Hossain, Masum ; Law, K. L Eddie
Author_Institution :
Dept. of Electr. & Comput. Eng., Ryerson Univ., Toronto, ON, Canada
Abstract :
In this brief, a 60-GHz frequency synthesizer for wireless personal area networks is designed using 0.13- μm CMOS technology. The synthesizer operates at 60 GHz with phase noises of -98, -117, and -128 dBc/Hz at 1-, 10-, and 40-MHz frequency offsets, respectively. The 60-GHz clock is generated by combining a phase-locked loop (PLL) and an injection-locked oscillator. The PLL provides frequency tuning of the 60-GHz voltage-controlled oscillator (VCO) using replica tuning. A pulse train is generated using a novel passive delay-locked loop and a CMOS pulse generator. This pulse train is then used for filtering the phase noise of 60-GHz VCO up to a high offset frequency. The total power consumption of the frequency synthesizer is 57 mW with a 1.2-V power supply.
Keywords :
CMOS analogue integrated circuits; clocks; field effect MIMIC; frequency synthesizers; injection locked oscillators; low-power electronics; millimetre wave oscillators; personal area networks; phase locked loops; phase noise; pulse generators; voltage-controlled oscillators; CMOS pulse generator; CMOS technology; clock; frequency 60 GHz; frequency tuning; injection-locked oscillator; low power frequency synthesizer; passive delay-locked loop; phase noise filtering; phase-locked loop; power 57 mW; power consumption; pulse train; replica tuning; size 0.13 mum; voltage 1.2 V; voltage-controlled oscillator; wireless personal area networks; Bandwidth; Delay lines; Frequency synthesizers; Jitter; Phase locked loops; Phase noise; Voltage-controlled oscillators; Delay-locked loop (DLL); edge combiner; frequency synthesizers; injection-locked oscillator (ILO); phase-locked loop (PLL);
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2011.2164157