DocumentCode :
1340207
Title :
Accelerating Emulation and Providing Full Chip Observability and Controllability
Author :
Mavroidis, Iakovos ; Mavroidis, Iakovos ; Papaefstathiou, I.
Author_Institution :
Tech. Univ. of Crete, Chania, Greece
Volume :
26
Issue :
6
fYear :
2009
Firstpage :
84
Lastpage :
94
Abstract :
The authors deploy an emulation framework that automatically transforms certain hardware description language (HDL) parts of the testbench into synthesizable code to offload the software simulator and minimize the communication overhead. They also extend this architecture by adding multiple fast scan chain paths in the design to provide full circuit observability and controllability on the fly.
Keywords :
hardware description languages; high level synthesis; microprocessor chips; emulation framework; full chip controllability; full chip observability; hardware description language parts; multiple fast scan chain paths; software simulator; synthesizable code; testbench; Acceleration; Automatic testing; Circuit simulation; Circuit synthesis; Circuit testing; Controllability; Emulation; Hardware design languages; Observability; Software testing; FPGA; accelerator; controllability; design and test; embedded logic analyzer; emulator; hardware simulation; observability; verification;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2009.136
Filename :
5340390
Link To Document :
بازگشت