DocumentCode :
1340369
Title :
Design and implementation of a family of reliable systolic correlators
Author :
Brebner, G. ; Ramaswamy, R. ; Aspinall, D.
Author_Institution :
Dept. of Comput., Univ. of Manchester Inst. of Sci. & Technol., UK
Volume :
137
Issue :
6
fYear :
1990
fDate :
11/1/1990 12:00:00 AM
Firstpage :
409
Lastpage :
420
Abstract :
A methodology is presented for adding varying amounts of fault and defect tolerance to computing systems based on linear pipelines. This is illustrated by the example of a novel-architecture correlator/convolver. This new device is described fully, followed by a description of the authors´ fault-tolerant technique, based on the idea of an ´interconnection harness´. It is then shown how this methodology can be applied to the architecture of the correlator giving a family of highspeed devices with varying amount of fault tolerance and hardware overhead. In conclusion, an actual implementation using the ES2 Solo 1200 system of one of the members of this family is described and performance/area results are given.
Keywords :
computerised signal processing; correlators; fault tolerant computing; ES2 Solo 1200; correlator/convolver; defect tolerance; fault tolerance; interconnection harness; linear pipelines; reliable systolic correlators;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
Filename :
60348
Link To Document :
بازگشت