Title :
Improved performance token ring network interface adapter
Author :
Radziejewski, I.R. ; Lo, E. ; Hardy, R.H.S. ; Leung, A.M.
Author_Institution :
Sch. of Eng. Sci., Simon Fraser Univ., Burnaby, BC, Canada
fDate :
11/1/1990 12:00:00 AM
Abstract :
Presents and discusses an improved performance token ring network interface adapter. The description includes that of the adapter architecture, the internal serial bus structure, and the dual latency data path bypass circuitry. It is shown that these enhancements lead to improvements in the performance measures of interest for real-time applications. Critical portions of the circuit were fabricated using a laser direct-write gate array metallisation system. The interface adapter performance results, based on both logic simulation results and timing measurements made on the fabricated chips, are also described. Network performance results are presented, based on a network simulation incorporating the characteristics of the improved network interface adapter. The reported results show a significant performance improvement, specifically, a reduction in mean message waiting time, which is particularly important for applications of token ring networks requiring time-critical performance.
Keywords :
computer interfaces; computer networks; adapter architecture; dual latency data path; interface adapter; internal serial bus; laser direct-write gate array metallisation; performance; token ring network;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E