DocumentCode :
1340807
Title :
Mapping Trigger Conditions onto Trigger Units during Post-silicon Validation and Debugging
Author :
Ko, Ho Fai ; Nicolici, Nicola
Author_Institution :
Dept. of ECE, McMaster Univ., Hamilton, ON, Canada
Volume :
61
Issue :
11
fYear :
2012
Firstpage :
1563
Lastpage :
1575
Abstract :
On-chip trigger units are employed for detecting events of interest during post-silicon validation and debugging. Their implementation constrains the trigger conditions that can be programmed at runtime. It is often the case that some trigger events of interest, which were not accounted for during design time, cannot be detected due to the constraints imposed by the hardware implementation of the trigger units. To address this issue, we present architectural features that can be included into the trigger units and discuss the algorithmic approach for automatically mapping trigger conditions onto the trigger units.
Keywords :
logic testing; silicon; system-on-chip; trigger circuits; architectural feature; on-chip trigger unit; post-silicon debugging; post-silicon validation; trigger condition mapping; Data acquisition; Debugging; Detectors; Monitoring; Real time systems; Registers; Runtime; Data acquisition; Debugging; Detectors; Monitoring; Post-silicon validation and debugging; Real time systems; Registers; Runtime; trigger conditions; trigger units;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2011.192
Filename :
6035682
Link To Document :
بازگشت