DocumentCode :
1341033
Title :
A 1.75 mW 1.1 GHz Semi-Digital Fractional-N PLL With TDC-Less Hybrid Loop Control
Author :
Sun, Yue ; Zhang, Zhenhao ; Xu, Ningsheng ; Wang, Michael ; Rhee, Woogeun ; Oh, Tae-Young ; Wang, Zhen
Author_Institution :
Analog Devices, Inc., Beijing, China
Volume :
22
Issue :
12
fYear :
2012
Firstpage :
654
Lastpage :
656
Abstract :
A 1.1 GHz semi-digital fractional-N PLL without the time-to-digital converter (TDC) whose resolution and linearity heavily depends on process and temperature variations is implemented in 65 nm CMOS. A hybrid loop control with a fully differential proportional-gain path and embedded finite-impulse response (FIR) filtering achieves linear phase tracking as well as good technology scalability, having a small analog loop filter area less than 0.01 {\\rm mm}^{2} . The use of the hybrid FIR filter not only suppresses out-of-band quantization noise of the \\Delta \\Sigma modulator but also improves the linearity of the proportional-gain path. The TDC-less semi-digital PLL consumes 1.75 mW from a 0.9 V supply voltage, achieving significant power reduction compared to conventional all-digital PLLs.
Keywords :
CMOS integrated circuits; Finite impulse response filter; Frequency modulation; Linearity; Phase locked loops; Voltage-controlled oscillators; All-digital PLL; CMOS integrated circuits; PLL; fractional-N; frequency synthesizer;
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/LMWC.2012.2228178
Filename :
6365279
Link To Document :
بازگشت