DocumentCode :
1341922
Title :
Fault Tree Analysis Using Bit Manipulation
Author :
Wheeler, Dean B. ; Hsuan, Jason S. ; Duersch, Ralph R. ; Roe, Glenn M.
Author_Institution :
Bldg. 37, Rm. 578; Corporate Research & Development; General Electric Company; Schenectady, NY 12345 USA
Issue :
2
fYear :
1977
fDate :
6/1/1977 12:00:00 AM
Firstpage :
95
Lastpage :
99
Abstract :
This paper describes an efficient technique for computerized fault-tree analysis. The technique is based upon binary coding of events and bit manipulation for tree reduction, reducing both computation time and computer storage requirements. The operations include generation of minimal cut sets for trees containing arbitrary AND and OR logic, and determination of top event existence probability for s-independent minimal cut sets composed of s-independent basic events. By the use of an upward algorithm for tree reduction, information is available at each logic gate. The effectiveness in producing minimal cut sets and top event probability has been demonstrated through analysis of fault trees of various sizes. The current implementation accommodates trees containing AND and OR gates, including all logical redundancies.
Keywords :
Algorithm design and analysis; Boolean algebra; Fault diagnosis; Fault trees; Information analysis; Logic gates; Probability; Redundancy; Reliability engineering; Risk analysis; Bit manipulation; Boolean tree reduction; Computerized fault tree analysis; Fault tree;
fLanguage :
English
Journal_Title :
Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9529
Type :
jour
DOI :
10.1109/TR.1977.5220060
Filename :
5220060
Link To Document :
بازگشت