Title :
A 2-Mb/s 256-state 10-mW rate-1/3 Viterbi decoder
Author :
Chang, Yun-Nan ; Suzuki, Hiroshi ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fDate :
6/1/2000 12:00:00 AM
Abstract :
This paper presents a low-power bit-serial Viterbi decoder chip with the code rate r=1/3 and the constraint length K=9 (256 states) for next generation wireless communication applications. The architecture of the add-compare-select (ACS) module is based on the bit-serial arithmetic and implemented with the pass transistor logic circuit. A cluster-based ACS placement and state metric routing topology is described for the 256 bit-serial ACS units, which achieves very high area efficiency. In the trace-back operation, a power efficient trace-back scheme, allowing higher memory read access rate than memory write in a time-multiplexing method, is implemented to reduce the number of iterations required to generate a decoded output. In addition, a low-power application-specific memory suitable for the function of survivor path memory has also been developed. The chip´s core, implemented using 0.5-/spl mu/m CMOS technology, contains approximately 200 K transistors and occupies 2.46 mm by 4.17 mm area. This chip can achieve the decode rate of 20 Mb/s under 3.3 V and 2 Mb/s under 1.8 V. The measured power dissipation at 2 Mb/s under 1.8 V is only about 9.8 mW. The Viterbi decoder presented here can be applied to next generation wide-band code division multiple access (W-CDMA) systems.
Keywords :
CMOS digital integrated circuits; Viterbi decoding; code division multiple access; low-power electronics; mobile communication; multiplying circuits; wireless LAN; 0.5 micron; 1.8 V; 10 mW; 2 Mbit/s; CMOS technology; add-compare-select module; application-specific memory; area efficiency; bit-serial Viterbi decoder; code rate; constraint length; iterations; low-power electronics; memory read access rate; pass transistor logic circuit; power efficient trace-back scheme; state metric routing topology; survivor path memory; time-multiplexing method; trace-back operation; wide-band code division multiple access; wireless communication applications; Arithmetic; CMOS technology; Decoding; Logic circuits; Multiaccess communication; Read-write memory; Routing; Transistors; Viterbi algorithm; Wireless communication;
Journal_Title :
Solid-State Circuits, IEEE Journal of