DocumentCode :
1343563
Title :
A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems
Author :
Kaeriyama, Shunichi ; Amamiya, Yasushi ; Noguchi, Hidemi ; Yamazaki, Zin ; Yamase, Tomoyuki ; Hosoya, Kenichi ; Okamoto, Minoru ; Tomari, Shiro ; Yamaguchi, Hiroshi ; Shoda, Hiroaki ; Ikeda, Hironobu ; Tanaka, Shinji ; Takahashi, Tsugio ; Ohhira, Risato ;
Author_Institution :
NEC Corp., Sagamihara, Japan
Volume :
44
Issue :
12
fYear :
2009
Firstpage :
3568
Lastpage :
3579
Abstract :
A fully integrated 40 Gb/s transmitter and receiver chipset with SFI-5 interface is implemented in a 65 nm CMOS technology and mounted in a plastic BGA package. The transmitter chip provides good jitter performance with a 40 GHz full-rate clock architecture that alleviates pattern-dependent jitter and eliminates duty cycle dependence. The measured RMS jitter on the output is 570 fs to 900 fs over the range of 39.8 Gb/s to 44.6 Gb/s with a 231-1 PRBS pattern. The receiver chip operates over the range of 37 Gb/s to 41 Gb/s. The measured RMS jitter on the recovered clock is 359 fs to 450 fs. By taking advantage of CMOS technology, each chip achieves low power consumption of 2.8 W and full integration of SFI-5 functions, PRBS generators/error checkers, a DPSK precoder/decoder, and control interfaces in a 4.9 × 5.2 mm2 die.
Keywords :
CMOS integrated circuits; differential phase shift keying; jitter; optical receivers; optical transmitters; precoding; synchronisation; CMOS receiver chipset; DPSK precoder/decoder; PRBS generators/error checkers; RMS jitter; SFI-5 interface; bit rate 40 Gbit/s; control interfaces; duty cycle dependence; frequency 40 GHz; full-rate clock architecture; jitter performance; multidata-rate CMOS transmitter; optical transmission systems; pattern-dependent jitter; plastic BGA package; size 65 nm; CMOS technology; Clocks; Energy consumption; Error correction; Jitter; Optical receivers; Optical transmitters; Plastic packaging; Power generation; Semiconductor device measurement; 40 Gb/s; OC-768; OTU-3; SFI-5; STM-256; SerDes; clock and data recovery (CDR); clock multiplication unit (CMU);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2031026
Filename :
5342344
Link To Document :
بازگشت