DocumentCode :
1343737
Title :
A 10-Gb/s Receiver With Track-and-Hold-Type Linear Phase Detector and Charge-Redistribution First-Order \\Delta \\Sigma Modulator in 90-nm CMOS
Author :
Fukuda, Koji ; Yamashita, Hiroki ; Yuki, Fumio ; Ono, Goichi ; Nemoto, Ryo ; Suzuki, Eiichi ; Takemoto, Takashi ; Kono, Masashi ; Saito, Tatsuya
Author_Institution :
Central Res. Lab., Hitachi, Kokubunji, Japan
Volume :
44
Issue :
12
fYear :
2009
Firstpage :
3539
Lastpage :
3546
Abstract :
A 10 Gb/s receiver with a digital CDR uses a track-and-hold-type linear phase detector (LPD) and charge-redistribution first-order ΔΣ modulator. It has low quantization error and high loop bandwidth due to the use of the LPD and maintains the advantages of a digital CDR such as low power consumption, small area, fast locking time, and low-jitter recovery clock because no internal VCO is needed. The CDR tracking bandwidth is 20 MHz and high-frequency jitter tolerance is 0.42 UIpp at 10-12 BER. Power consumption of LPD is 2.6 mW while the entire receiver consumes 65 mW.
Keywords :
CMOS digital integrated circuits; clock and data recovery circuits; delta-sigma modulation; phase detectors; bandwidth 20 MHz; bit rate 10 Gbit/s; charge-redistribution first-order ΔΣ modulator; clock-and-data-recovery circuit; digital CDR; power 2.6 mW; power 65 mW; size 90 nm; track-and-hold-type linear phase detector; Bandwidth; Clocks; Detectors; Digital modulation; Energy consumption; Jitter; Phase detection; Phase modulation; Quantization; Voltage-controlled oscillators; $DeltaSigma$ modulator; CDR; linear phase detector; serial link;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2031016
Filename :
5342369
Link To Document :
بازگشت