Title :
Negative-Bias Temperature Instability in Gate-All-Around Silicon Nanowire MOSFETs: Characteristic Modeling and the Impact on Circuit Aging
Author :
Liu, Changze ; Yu, Tao ; Wang, Runsheng ; Zhang, Liangliang ; Huang, Ru ; Kim, Dong-Won ; Park, Donggun ; Wang, Yangyuan
Author_Institution :
Key Lab. of Microelectron. Devices & Circuits, Peking Univ., Beijing, China
Abstract :
In this paper, the negative-bias temperature instability (NBTI) in p-type gate-all-around silicon nanowire MOSFETs (SNWTs) is investigated for circuit aging analysis. Several important features of NBTI in SNWTs are discussed, including the impacts of 2-D hydrogen diffusion, the nonuniform temperature profile caused by self-heating effects, the multiple crystallographic orientations of nanowire channel surface, the gate-trimming process-induced additional trapping effects, and the impacts of oxide hole trapping. A predictive NBTI model for SNWTs is proposed and adopted in circuit simulation to evaluate the performance degradations of typical logic and analog circuits, such as inverter, static random access memory cell, ring oscillator, and current mirror. Without considering other indirect factors, the results indicate that the performance degradation directly due to NBTI alone is relatively small, i.e., within the range of less than 8% degradation for the typical circuits simulated. However, the NBTI behavior in SNWTs is sensitive to process variations, which cause enhanced variability problem by inducing time-dependent threshold voltage fluctuations.
Keywords :
MOSFET; ageing; nanowires; thermal stability; 2D hydrogen diffusion; analog circuits; characteristic modeling; circuit aging analysis; current mirror; gate-trimming process; inverter; multiple crystallographic orientations; nanowire channel surface; negative-bias temperature instability; nonuniform temperature profile; oxide hole trapping; p-type gate-all-around silicon nanowire MOSFETs; predictive NBTI model; ring oscillator; self-heating effects; static random access memory cell; trapping effects; Aging; Charge carrier processes; Degradation; Integrated circuit modeling; MOSFETs; Nanowires; Negative bias temperature instability; Circuit aging; negative-bias temperature instability (NBTI) modeling; process variations; silicon nanowire MOSFET (SNWT);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2010.2077638