DocumentCode :
1344459
Title :
A high resolution multihit time to digital converter integrated circuit
Author :
Gorbics, M.S. ; Kelly, J. ; Roberts, K.M. ; Sumner, R.L.
Author_Institution :
LeCroy Corp., Chestnut Ridge, NY, USA
Volume :
44
Issue :
3
fYear :
1997
fDate :
6/1/1997 12:00:00 AM
Firstpage :
379
Lastpage :
384
Abstract :
We describe a test chip for a pipelined, multihit time to digital converter, capable of operating in common stop mode, with double hit resolution of approximately 10 nanoseconds, maximum time range of 10 microseconds and least count of 50 picoseconds. This is constructed with a standard CMOS process using a novel application of the Vernier principle. The test chip demonstrates this application. This device has many potential applications in high energy and nuclear physics experiments, as well as other fields of research. We present results of measurements made on this test chip
Keywords :
detector circuits; nuclear electronics; CMOS process; Vernier principle; common stop mode; digital converter integrated circuit; double hit resolution; high resolution multihit time; pipelined multihit time; test chip; Circuit testing; Counting circuits; Delay effects; Delay lines; Digital integrated circuits; Energy resolution; Integrated circuit measurements; Length measurement; Nuclear physics; Semiconductor device measurement;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.603675
Filename :
603675
Link To Document :
بازگشت