DocumentCode :
1346060
Title :
Circuit techniques for 1.5-V power supply flash memory
Author :
Otsuka, Nobuaki ; Horowitz, Mark A.
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
Volume :
32
Issue :
8
fYear :
1997
fDate :
8/1/1997 12:00:00 AM
Firstpage :
1217
Lastpage :
1230
Abstract :
We describe circuit techniques for a Flash memory which operates with a VDD of 1.5 V. For the interface between the peripheral circuits and the memory core circuits, two types of level shifter circuits are proposed which convert a VDD level signal into the high voltage signals needed for high performance. In order to improve the read performance at a low VDD, a new self-bias bitline voltage sensing scheme is described. This circuit greatly reduces the delay´s dependence on bitline capacitance and achieves 19 ns reduction of the sense delay at low voltages. Multilevel storage sensing with this circuit is also discussed
Keywords :
CMOS memory circuits; DC-DC power convertors; EPROM; bootstrap circuits; field effect transistor switches; 1.5 V; 1.5-V power supply; CMOS; EEPROM; bootstrapping switch; circuit techniques; flash memory; high voltage signals; level shifter circuits; multilevel storage sensing; multitransistor process; peripheral circuit memory core circuit interface; read performance; self-bias bitline voltage sensing scheme; sense delay reduction; Batteries; CMOSFETs; Circuits; Delay; Flash memory; Low voltage; Personal digital assistants; Power supplies; Threshold voltage; Transistors;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.604078
Filename :
604078
Link To Document :
بازگشت