DocumentCode :
1346087
Title :
Ultra CSPTM-a wafer level package
Author :
Elenius, Peter ; Barrett, Scott ; Goodman, Thomas
Author_Institution :
Flip Chip Technol., Phoenix, AZ, USA
Volume :
23
Issue :
2
fYear :
2000
fDate :
5/1/2000 12:00:00 AM
Firstpage :
220
Lastpage :
226
Abstract :
There has been a significant amount of work over the past five years on chip scale packaging. The majority of this work has been an extension of conventional integrated circuit (IC) packaging technology utilizing either wire bonders or tape automated bonding (TAB)-type packaging technology. Handling discrete devices during the IC packaging for these type of chip scale packages (CSPs) has resulted in a relatively high cost for these packages. This paper reports a true wafer level packaging (WLP) technology called the Ultra CSPTM. One advantage of this WLP concept is that it uses standard IC processing technology for the majority of the package manufacturing. This makes the Ultra CSP ideal for both insertion at the end of the wafer fab as well as the facilitation of wafer level test and burn-in options. This is especially true for dynamic random access memory (DRAM) wafers. Wafer level burn-in and wafer level processing can be used for DRAM and other devices as a way to both reduce cost and improve cycle time. Thermal cycling results for Ultra CSPs with a variety of package sizes and input/output (I/O) counts are presented. These test vehicles, assembled to FR-4 boards without underfill, cover a range of footprints typical of flash memory, DRAM and other devices. The electrical and thermal performance characteristics of the Ultra CSP package technology are discussed
Keywords :
chip scale packaging; integrated circuit reliability; integrated circuit testing; production testing; DRAM wafers; I/O counts; Ultra CSP; burn-in options; chip scale packaging; cycle time; footprints; package manufacturing; package sizes; standard IC processing technology; test vehicles; wafer level package; wafer level test; Chip scale packaging; Costs; Integrated circuit packaging; Integrated circuit technology; Manufacturing processes; Random access memory; Testing; Wafer bonding; Wafer scale integration; Wire;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/6040.846638
Filename :
846638
Link To Document :
بازگشت