DocumentCode :
1346125
Title :
A Methodology for Alleviating the Performance Degradation of TMR Solutions
Author :
Siozios, Kostas ; Soudris, Dimitrios
Author_Institution :
Sch. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Athens, Greece
Volume :
2
Issue :
4
fYear :
2010
Firstpage :
111
Lastpage :
114
Abstract :
The shrinking of process technologies in conjunction to the manufacturing and transient faults may be abundant in high density reconfigurable architectures. Design of reliable applications on such unreliable architectures requires techniques able to provide a balance between the desired fault masking and the associated performance and power degradation. Starting from a well established solution for reliability improvement in field-programmable gate arrays (FPGAs) domain, we discuss a software-supported methodology that removes redundancy as much as possible from the design without affecting it´s efficiency in terms of fault masking. Based on experimental results, our proposed methodology achieves comparable fault masking with commercial solutions, but in reasonable lower mitigation cost.
Keywords :
fault tolerant computing; field programmable gate arrays; reconfigurable architectures; reliability; TMR solution; fault masking; field programmable gate arrays; high density reconfigurable architectures; lower mitigation cost; performance degradation; process technology; reliability improvement; software supported methodology; Fault tolerant systems; Field programmable gate arrays; Reconfigurable architectures; Redundancy; Reliability; Fault tolerance; reconfigurable architecture; reliability; triple modular redundancy (TMR);
fLanguage :
English
Journal_Title :
Embedded Systems Letters, IEEE
Publisher :
ieee
ISSN :
1943-0663
Type :
jour
DOI :
10.1109/LES.2010.2083632
Filename :
5597921
Link To Document :
بازگشت