DocumentCode
1346244
Title
Multi-level factorisation technique for pass transistor logic
Author
Jaekel, A. ; Bandyopadhyay, S. ; Jullien, G.A.
Author_Institution
Sch. of Comput. Sci., Windsor Univ., Ont., Canada
Volume
145
Issue
1
fYear
1998
fDate
2/1/1998 12:00:00 AM
Firstpage
48
Lastpage
54
Abstract
Discusses a technique of using multi-level logic synthesis to design pass transistor logic (PTL) based on algebraic factorisation. Techniques already applied to conventional AND-OR type networks are shown to be not useful for factorisation of PTL networks. Starting with the set of all prime pass implicants, the steps of selecting a cover and factorising a function, using a greedy heuristic, are combined. From many examples using MCNC benchmark circuits, the algorithm achieves a considerable improvement (an average of 14% and up to 50% savings) over PTL circuits obtained from conventional two-level design methods
Keywords
MOS logic circuits; VLSI; logic CAD; multivalued logic circuits; MCNC benchmark circuits; PTL networks; algebraic factorisation; all prime pass implicants; greedy heuristic; multi-level factorisation technique; multi-level logic synthesis; pass transistor logic;
fLanguage
English
Journal_Title
Circuits, Devices and Systems, IEE Proceedings -
Publisher
iet
ISSN
1350-2409
Type
jour
DOI
10.1049/ip-cds:19981737
Filename
663391
Link To Document