DocumentCode :
1346934
Title :
A simulation study of IC layout effects on thermal management of die attached GaAs ICs
Author :
Reimer, Christopher J. ; Smy, Tom ; Walkey, David J. ; Beggs, B.C. ; Surridge, R.
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, Ont., Canada
Volume :
23
Issue :
2
fYear :
2000
fDate :
6/1/2000 12:00:00 AM
Firstpage :
341
Lastpage :
351
Abstract :
Power management and thermal characterization of integrated power amplifiers is crucial to the development of a number of advanced technologies including portable wireless applications. Reduction and or optimization of device operating temperatures and thermal characteristics is needed to control temperature activated failure phenomena. This paper presents the use of PATRAN, a three-dimensional (3-D) model builder and finite element method (FEM) solver as means of understanding the heat flow in integrated devices and optimizing the layout for thermal operation. The approach taken is to assume a priori knowledge of the heat generation region and decouple the semiconductor transport equations. This allows for solution of the heat equation over a sufficiently large region to be correct. After verifying the correctness of the assumption of the device temperature being relatively insensitive to the depth, thickness and shape of the heat generation region, the optimization of heat spreaders in a GaAs HBT process is presented. This optimization is performed as an example of how both the maximum temperature and temperature variation across the emitter can reduced by careful design of the emitter metallization. Finally, the use of PATRAN is presented for extracting a three resistor thermal model for two devices in close proximity
Keywords :
III-V semiconductors; bipolar integrated circuits; circuit CAD; circuit simulation; failure analysis; finite element analysis; gallium arsenide; heterojunction bipolar transistors; integrated circuit layout; integrated circuit metallisation; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; microassembling; thermal management (packaging); 3D model builder; GaAs; HBT process; IC layout effects; PATRAN; device operating temperatures; device temperature; die attach; emitter metallization; finite element method; heat flow; heat generation region; heat spreaders; integrated power amplifiers; portable wireless applications; power management; semiconductor transport equations; temperature activated failure phenomena; thermal characterization; thermal management; three resistor thermal model; Energy management; Equations; Finite element methods; Integrated circuit layout; Integrated circuit modeling; Optimization methods; Power amplifiers; Technology management; Temperature control; Thermal management;
fLanguage :
English
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3331
Type :
jour
DOI :
10.1109/6144.846773
Filename :
846773
Link To Document :
بازگشت