DocumentCode :
1347828
Title :
Clock-controlled neuron-MOS logic gates
Author :
Kotani, Koji ; Shibata, Tadashi ; Imai, Makoto ; Ohmi, Tadahiro
Author_Institution :
Dept. of Electron. Eng., Tohoku Univ., Sendai, Japan
Volume :
45
Issue :
4
fYear :
1998
fDate :
4/1/1998 12:00:00 AM
Firstpage :
518
Lastpage :
522
Abstract :
A new clock-controlled circuit scheme has been introduced in the basic architecture of neuron-MOS (neuMOS or νMOS) logic gates. In this scheme, the charge on a neuMOS floating gate is periodically refreshed by a clock-controlled switch. A special refreshing scheme in which fluctuations in device parameters are automatically canceled has been employed. As a result, the number of multiple logic levels that can be handled in a neuMOS floating gate has been increased. In addition, the data subtraction operation directly conducted on the floating gate has become possible. All of these circuit techniques have enhanced the functionality of a neuMOS logic gate a great deal. In order to achieve a low power operation, latched-sense-amplifier circuitries are also introduced for logic decision. Test circuits were fabricated in a double-polysilicon CMOS process, and the basic circuit operations are demonstrated
Keywords :
CMOS logic circuits; logic gates; multivalued logic circuits; timing; Si; clock-controlled circuit scheme; clock-controlled switch; data subtraction operation; double-polysilicon CMOS process; floating gate charge; latched-sense-amplifier circuitries; low power operation; neuron-MOS logic gates; refreshing scheme; CMOS logic circuits; Circuit synthesis; Circuit testing; Clocks; Digital filters; Logic circuits; Logic devices; Logic gates; MOSFETs; Switches;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.663810
Filename :
663810
Link To Document :
بازگشت