Title :
TIGER: an efficient timing-driven global router for gate array and standard cell layout design
Author :
Hong, Xianlong ; Xue, Tianxiong ; Huang, Jin ; Cheng, Chung-Kuan ; Kuh, E.S.
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fDate :
11/1/1997 12:00:00 AM
Abstract :
In this paper, we propose an efficient timing-driven global router, TIGER, for gate array and standard cell layout design. Unlike other conventional global routing techniques, interconnection delays are modeled and included during the routing and rerouting process in order to minimize the maximum channel density for gate arrays or the total track number for standard cells, as well as to satisfy the timing constraints in TIGER. The timing-driven global routing problem is formulated as a multiterminal, multicommodity network flow problem with integer flows under additional timing constraints. Two novel performance-driven Steiner tree algorithms are proposed to generate the initial global routing trees. A critical-path-based timing analysis method is used to guarantee the satisfaction of timing constraints. Experimental results based on MCNC (ISCAS) benchmarks show that TIGER can obtain better results than or comparable results with TimberWolf 5.6
Keywords :
cellular arrays; circuit layout CAD; delays; logic CAD; logic arrays; network routing; timing; trees (mathematics); ISCAS; MCNC; TIGER; critical-path-based timing analysis; gate array; integer flows; interconnection delays; layout design; maximum channel density; multicommodity network flow problem; performance-driven Steiner tree algorithms; rerouting process; standard cell; timing constraints; timing-driven global router; total track number; Clocks; Computer science; Delay estimation; Integrated circuit interconnections; Pins; Routing; Timing; Upper bound; Very large scale integration; Wire;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on