DocumentCode :
1347905
Title :
A parallel standard cell placement algorithm
Author :
Sun, Wern-Jieh ; Sechen, Carl
Author_Institution :
Avanti Corp., Cupertino, CA, USA
Volume :
16
Issue :
11
fYear :
1997
fDate :
11/1/1997 12:00:00 AM
Firstpage :
1342
Lastpage :
1357
Abstract :
We present a loosely coupled parallel algorithm for the placement of standard cell integrated circuits. Our algorithm is a derivative of simulated annealing. The implementation of our algorithm is targeted toward networks of Unix workstations. This is the very first reported parallel algorithm for standard cell placement which yields as good or better placement results than its serial version. In addition, it is the first parallel placement algorithm reported which offers nearly linear speed-up for small numbers of processors, in terms of the number of processors (workstations) used, over the serial version. Despite using the rather slow local area network as the only means of interprocessor communication, the processor utilization is quite high, up to 98% for two processors and 90% for six processors. The new parallel algorithm has yielded the best overall results ever reported for the set of MCNC standard cell benchmark circuits
Keywords :
cellular arrays; circuit layout CAD; integrated circuit layout; parallel algorithms; simulated annealing; Unix workstation network; integrated circuit; interprocessor communication; parallel standard cell placement algorithm; simulated annealing; Circuit simulation; Coupling circuits; Hardware; Integrated circuit layout; Integrated circuit yield; Local area networks; Parallel algorithms; Simulated annealing; Sun; Workstations;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.663824
Filename :
663824
Link To Document :
بازگشت