DocumentCode :
1347912
Title :
Arithmetic built-in self-test for DSP cores
Author :
Radecka, Katarzyna ; Rajski, Janusz ; Tyszser, J.
Author_Institution :
Lucent Technol., AT&T Bell Labs., Allentown, PA, USA
Volume :
16
Issue :
11
fYear :
1997
fDate :
11/1/1997 12:00:00 AM
Firstpage :
1358
Lastpage :
1369
Abstract :
A new built-in self-test (BIST) methodology is presented in which all generation and compaction functions are executed by basic building blocks such as adders, ALU´s, and multipliers, performing regular arithmetic functions in digital signal processing (DSP) cores. It is demonstrated how these components are themselves tested, and subsequently used to perform more complex testing functions. The need for extra hardware is either entirely eliminated or drastically reduced, test vectors can be easily distributed to different modules of the system, test responses can be collected in parallel, and there is virtually no performance degradation. As an integral part of the proposed BIST environment, arithmetic two-dimensional (2-D) generators of pseudorandom test vectors are also introduced to further integrate the scheme with parallel scan and boundary scan designs used to test peripheral devices of the core
Keywords :
boundary scan testing; built-in self test; digital arithmetic; digital signal processing chips; integrated circuit testing; ABIST; ALU; DSP core; adder; arithmetic built-in self-test; boundary scan design; compaction; digital signal processor; multiplier; parallel scan design; two-dimensional pseudorandom test vector generator; Adders; Built-in self-test; Compaction; Degradation; Digital arithmetic; Digital signal processing; Hardware; Performance evaluation; Signal generators; System testing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.663825
Filename :
663825
Link To Document :
بازگشت